|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
L6204 DMOS DUAL FULL BRIDGE DRIVER s s s s s s s s SUPPLY VOLTAGE UP TO 48V RDS(ON) 1.2 L6204 (25C) CROSS CONDUCTION PROTECTION THERMAL SHUTDOWN 0.5A DC CURRENT TTL/CMOS COMPATIBLE DRIVER HIGH EFFICIENCY CHOPPING MULTIPOWER BCD TECHNOLOGY MULTOPOWER BCD TECHNOLOGY Powerdip 16+2+2 SO 24+2+2 DESCRIPTION The L6204 is a dual full bridge driver for motor control applications realized in BCD technology which combines isolated DMOS power transistors with CMOS and Bipolar circuits on the same chip. By using mixed technology it has been possible to optimize the logic circuitry and the power stage to achieve the best possible performance. The logic inputs are TTL/CMOS compatible. Both channels are controlled by a separate Enable. BLOCK DIAGRAM ORDERING NUMBERS: L6204 L6204D Each bridge has a sense resistor to control the currenrt level. The L6204 is mounted in an 20-lead Powerdip and SO 24+2+2 packages and the four center pins are used to conduct heat to the PCB. At normal operating temperatures no external heatsink is required. Vs1 OUT 1 OUT 2 VBOOT Vs2 OUT 3 OUT 4 IN1 IN4 ENABLE 1 IN2 BOOTSTRAP OSCILLATOR ENABLE 2 IN3 CHARGE PUMP THERMAL SHUT DOWN SENSE 1 GND SENSE 2 July 2003 1/12 L6204 PIN CONNECTIONS SENSE1 IN1 ENABLE1 SENS1 IN1 ENABLE1 OUT1 GND GND OUT3 ENABLE2 IN3 SENSE2 1 2 3 4 5 6 7 8 9 10 DIP20 1 2 3 4 5 6 7 8 9 10 11 12 13 14 SO24+2+2 28 27 26 25 24 23 22 21 20 19 18 17 16 15 VBOOT IN2 OUT2 N.C. N.C. VS1 GND GND VS2 N.C. N.C. OUT4 IN4 VCP 20 19 18 17 16 15 14 13 12 11 VBOOT IN2 OUT2 Vs1 GND GND Vs2 OUT4 IN4 VCP N.C. N.C. OUT1 GND GND OUT3 N.C. N.C. ENABLE2 IN3 SENSE2 DIP16+2+2 SO24+2+2 PIN DESCRIPTION SO Pin (*) 1 2 3 6 7 8 9 12 13 14 15 16 17 20 21 22 23 26 27 28 DIP Pin 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 Symbols SENSE 1 IN1 ENABLE 1 OUT 1 GND GND OUT 3 ENABLE 2 IN 3 SENSE 2 IN 4 OUT 4 V2 Functions Sense resistor to provide the feedback for motor current control of the bridge A Digital input from the motor controller (bridge A) A logic level low on this pin disable the bridge A Output of one half bridge of the bridge A Common Power Ground Common Power Ground Ouput of one half bridge of the bridge B A logic level low on this pin disable the bridge B Digital input from the motor controller (bridge B) Sense resistor to provide the feedback for motor current control of the bridge B Digital input from the motor controller (bridge B) Output of one half bridge of the bridge B Supply voltage bridge B Common Power Ground Common Power Ground Supply Voltage bridge A Output of one half bridge of the bridge A Digital input from the motor controller (bridge A) Overvoltage input for driving of the upper DMOS BOOSTRAP OSC. VCP Oscillator output for the external charge pump S GND GND V1 S OUT 2 IN 2 VBOOT (*) For SO package the pins 4, 5, 10, 11, 18, 19, 24 and 25 are not connected. 2/12 L6204 ABSOLUTE MAXIMUM RATINGS Symbol VS VIN, VEN Io VSENSE VBOOT Ptot Supply Voltage Input or Enable Voltage Range Pulsed Output Current Sensing Voltage Bootstrap Supply Total power dissipation: (Tpins = 80C) (Tamb = 70C no copper area on PCB) (Tamb = 70C 8cm2 copper area on PCB) Storage and Junction Temperature Parameter Value 50 -0.3 to +7 3 -1 to 4 60 5 1.23 2 -40 to 150 Unit V V A V V W W W C Tstg, Tj THERMAL DATA Symbol Rth j-pins Rth j-amb Parameter Thermal Resistance Junction-pins Thermal Resistance Junction-ambient Max Max SO 16 73 DIP 14 65 Unit C/W C/W ELECTRICAL CHARACTERISTCS Symbol VS IS fC TJ Td IDSS RDS VINL, VENL VINH, VENH IINL, IENL IINH, IENH Parameter Supply Voltage Total Quiescent Current Commutation Frequency Thermal Shutdown Dead Time Protection Leakage Current On Resistance Input Low Voltage Input High Voltage Input Low Current Input High Current IN1 = IN2 = IN3 = IN4 = EN1 = EN2 =L IN1 = IN2 = IN3 = IN4 = EN1 = EN2 =H 50 OFF ON -0.3 2 EN1=EN2=H; IN1=IN2=IN3=IN4=L EN1 = EN2 = L 20 150 500 1 1.2 0.8 7 -10 Test Condition Min. 12 Typ. Max. 48 10 10 Unit V mA mA KHz C ns mA V V A A TRANSISTORS LOGIC LEVELS 3/12 L6204 APPLICATION DIAGRAM A B Vs C1 D1 VBOOT Vs1 OUT1 OUT2 Vs2 OUT3 OUT4 STEPPER MOTOR IN1 IN4 ENABLE1 IN2 CHARGE PUMP THERMAL SHUT DOWN ENABLE 2 IN3 BOOTSTRAP OSCILLATOR D2 C2 SENSE1 SENSE1 RS1 GND SENSE2 SENSE2 RS2 CIRCUIT DESCRIPTION L6204 is a dual full bridge IC designed to drive DC motors, stepper motors and other inductive loads. Each bridge has 4 power DMOS transistor with RDSon = 1.2 and the relative protection and control circuitry. (see fig. 3) The 4 half bridges can be controlled independently by means of the 4 inputs IN!, IN2, IN3, IN4 and 2 enable inputs ENABLE1 and ENABLE2. External connections are provided so that sensing resistors can be added for constant current chopper applications. LOGIC DRIVE (*) INPUTS IN1 IN3 L EN1=EN2=H L H H EN1=EN2=L L = Low H = High X = Don't care (*) True table for the two full bridges IN2 IN4 L H L H X Sink 1, Sink 2 OUTPUT MOSFETS Sink 1, Source 2 Source 1, Sink 2 Source 1, Source 2 All transistor turned OFF X 4/12 L6204 CROSS CONDUCTION Although the device guarantees the absence of cross-conduction, the presence of the intrinsic diodes in the POWER DMOS structure causes the generation of current spikes on the sensing terminals. This is due to charge-discharge phenomena in the capacitors C1 & C2 associated with the drain source junctions (fig. 1). When the output switches from high to low, a current spike is generated associated with the capacitor C1. On the low-to-high transition a spike of the same polarity is generated by C2, preceded by a spike of the opposite polarity due to the charging of the input capacity of the lower POWER DMOS transistor (see fig. 2). Figure 1. Intrinsic Structures in the POWER MOS Transistors Figure 2. Current Typical Spikes on the Sensing Pin 5/12 L6204 TRANSISTOR OPERATION ON STATE When one of the POWER DMOS transistors is ON it can be considered as a resistor RDS(ON) = 1.2 at a junction temperature of 25C. In this condition the dissipated power is given by : PON = RDS(ON) * IDS2 The low RDS(ON) of the Multipower-BCD process can provide high currents with low power dissipation. OFF STATE When one of the POWER DMOS transistor is OFF the VDS voltage is equal to the supply voltage and only the leakage current IDSS flows. The power dissipation during this period is given by : POFF = VS * IDSS TRANSITIONS Like all MOS power transistors the DMOS POWER transistors have as intrinsic diode between their source and drain that can operate as a fast freewheeling diode in switched mode applications. During recirculation with the ENABLE input high, the voltage drop across the transistor is RDS(ON) . ID and when the voltage reaches the diode voltage it is clamped to its characteristic. When the ENABLE input is low, the POWER MOS is OFF and the diode carries all of the recirculation current. The power dissipated in the transitional times in the cycle depends upon the voltage and current waveforms in the application. Ptrans = IDS(t) x VDS(t) BOOTSTRAP CAPACITORS To ensure the correct driving of high side drivers a voltage higher than V S is supplied on pin 20 (Vboot). This bootstrap voltage is not needed for the lower power DMOS transistor because their sources are grounded. To produce this voltage a charge pump method is used and mAde by two external capacitors and two diodes. It can supply the 4 driving blocks of the high side drivers. Using an external capacitor the turn-on speed of the high side driver is very high; furthermore with different capacitance values it is possible to adapt the device to different switching frequencies. It is also possible to operate two or more L6204s using only 2 diodes and 2 capacitance for all the ICs; all the Vboot pins are connected to the Cstore capacitance while the pin 11 (VCP) of just one L6204 is connect to Cpump, obviously all the L6204 ICs have to be connected to the same VS. (see fig. 6) Figure 3. Two Phase Chopping IN1 = H IN2 = L EN1 = H IN1 = L IN2 = H EN1 = H 6/12 L6204 Figure 4. One Phase Chopping IN1 = H IN2 = L EN1 = H IN1 = H IN2 = H EN1 = H Figure 5. Enable Chopping IN1 = H IN2 = L EN1 = H IN1 = X IN2 = X EN1 = L Figure 6. DEAD TIME To protect the device against simultaneous conduction in both arms of the bridge and the resulting rail-torail short, the logic circuits provide a dead time. THERMAL PROTECTION A thermal protection circuit has been included that will disable the device if the junction temperature reaches 150 C. When the temperature has fallen to a safe level the device restarts under the control of the input and enable signals. 7/12 L6204 APPLICATION INFORMATION RECIRCULATION During recirculation with the ENABLE input high, the voltage drop across the transistor is RDS(ON). IL for voltages less than 0.7 V and is clamped at a voltage depending on the characteristics of the source-drain diode for greater voltages. Although the device is protected against cross conduction, current spikes can appear on the current sense pin due to charge/discharge phenomena in the intrinsic source drain capacitances. In the application this does not cause any problems because the voltage created across the sense resistor is usually much less than the peak value, although a small RC filter can be added if necessary. POWER DISSIPATION (each bridge) In order to achieve the high performance provided by the L6204 some attention must be paid to ensure that it has an adequate PCB area to dissipate the heat. The first stage of any thermal design is to calculate the dissipated power in the appl ication, for this example the half step operation shown in figure 7 is considered. RISE TIME Tr When an arm of the half bridge is turned on current begins to flow in the inductive load until the maximum current IL is reached after a time Tr. The dissipated energy EOFF/ON is in this case : EOFF/ON = [RDS(ON) * IL2 * Tr] * 2/3 Figure 7. ON TIME TON During this time the energy dissipated is due to the ON resistance of the transistors EON and the commutation ECOM. As two of the POWER DMOS transistors are ON EON is given by : EON = IL 2 * RDS(ON) * 2 * TON In the commutation the energy dissipated is : ECOM = VS * IL * TCOM * fSWITCH * TON Where : TCOM = Commutation Time and it is assumed that ; TCOM = TTURN-ON = TTURN-OFF = 100 ns fSWITCH = Chopper frequency 8/12 L6204 FALL TIME Tf For this example it is assumed that the energy dissipated in this part of the cycle takes the same form as that shown for the rise time : EON/OFF = [RDS(ON) * IL * Tf] * 2/3 QUIESCENT ENERGY The last contribution to the energy dissipation is due to the quiescent supply current and is given by : EQUIESCENT = IQUIESCENT * VS * T TOTAL ENERGY PER CYCLE ETOT = (EOFF/ON + EON + ECOM + EON/OFF) bridge 1 + (EOFF/ON + EON + ECOM + EON/OFF)bridge 2 + + EQUIESCENT The Total Power Dissipation PDIS is simply : PDIS = ETOT/T Tr = Rise time TON = ON time Tf = Fall Time Td = Dead time T = Period T = Tr + TON + Tf + Td 9/12 L6204 DIM. MIN. a1 B b b1 D E e e3 F I L Z 0.38 0.51 0.85 mm TYP. MAX. MIN. 0.020 1.40 0.50 0.50 24.80 8.80 2.54 22.86 7.10 5.10 3.30 1.27 0.015 0.033 inch TYP. MAX. OUTLINE AND MECHANICAL DATA 0.055 0.020 0.020 0.976 0.346 0.100 0.900 0.280 0.201 0.130 Powerdip 20 0.050 10/12 L6204 DIM. MIN. A a1 b b1 C c1 D E e e3 F L S 7.4 0.4 17.7 10 0.1 0.35 0.23 mm TYP. MAX. 2.65 0.3 0.49 0.32 0.5 45 (typ.) 18.1 10.65 1.27 16.51 7.6 1.27 0.291 0.016 0.697 0.394 0.004 0.014 0.009 MIN. inch TYP. MAX. 0.104 0.012 0.019 0.013 0.020 OUTLINE AND MECHANICAL DATA 0.713 0.419 0.050 0.65 0.299 0.050 SO28 8 (max.) 11/12 L6204 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. STMicroelectronics acknowledges the trademarks of all companies referred to in this document. The ST logo is a registered trademark of STMicroelectronics (c) 2003 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. http://www.st.com 12/12 |
Price & Availability of L6204 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |